Meta Careers Jobs

Job Information

Meta ASIC Engineer, Design Verification in Bangalore, India

Summary:

Meta is hiring ASIC Design Verification Engineer within the Infrastructure organization. We are looking for individuals with experience in Design Verification to build IP and System On Chip (SoC) for data center applications.As a Design Verification Engineer, you will be part of a dynamic team working with the best in the industry, focused on developing innovative ASIC solutions for Facebook’s data center applications. You will be responsible for the verification closure of a design module or sub-system from test-planning, UVM based test bench development to verification closure. Along with traditional simulation, you will be able to use other approaches like Formal and Emulation to achieve a bug-free design. The role also provides ample opportunities to partner and collaborate with full stack software, hardware, ASIC Design, Emulation and Post-Silicon teams towards creating a first-pass silicon success.

Required Skills:

ASIC Engineer, Design Verification Responsibilities:

  1. Define and implement IP/SoC verification plans, build verification test benches to enable IP/sub-system/SoC level verification

  2. Develop functional tests based on verification test plan

  3. Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage

  4. Debug, root-cause and resolve functional failures in the design, partnering with the Design team

  5. Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality

  6. Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry

Minimum Qualifications:

Minimum Qualifications:

  1. Track record of 'first-pass success' in ASIC development cycles

  2. Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience.

  3. 10+ years of hands-on experience in SystemVerilog/UVM methodology and/or C/C++ based verification

  4. 10+ years experience in IP/sub-system and/or SoC level verification based on SystemVerilog UVM/OVM based methodologies

  5. Experience in one or more of the following areas along with functional verification - SV Assertions, Formal, Emulation

  6. Experience in EDA tools and scripting (Python, TCL, Perl, Shell) used to build tools and flows for verification environments

  7. Experience in architecting and implementing Design Verification infrastructure and executing the full verification cycle

Preferred Qualifications:

Preferred Qualifications:

  1. Experience in development of UVM based verification environments from scratch

  2. Experience with Design verification of Data-center applications like Video, AI/ML and Networking designs

  3. Experience with revision control systems like Mercurial(Hg), Git or SVN

  4. Experience with verification of ARM/RISC-V based sub-systems or SoCs

  5. Experience with IP or integration verification of high-speed interfaces like PCIe, DDR, Ethernet

  6. Experience working across and building relationships with cross-functional design, model and emulation teams

Industry: Internet

DirectEmployers